WhatsApp at (+91-9098855509) Support
ijprems Logo
  • Home
  • About Us
    • Editor Vision
    • Editorial Board
    • Privacy Policy
    • Terms & Conditions
    • Publication Ethics
    • Peer Review Process
  • For Authors
    • Publication Process(up)
    • Submit Paper Online
    • Pay Publication Fee
    • Track Paper
    • Copyright Form
    • Paper Format
    • Topics
  • Fees
  • Indexing
  • Conference
  • Contact
  • Archieves
    • Current Issue
    • Past Issue
  • More
    • FAQs
    • Join As Reviewer
  • Submit Paper

Recent Papers

Dedicated to advancing knowledge through rigorous research and scholarly publication

  1. Home
  2. Recent Papers

Design and implementation of a novel power optimized alu with 13t full adder

V.Priya darshini darshini

Download Paper

Paper Contents

Abstract

This paper presents a novel power-optimized Arithmetic Logic Unit (ALU) design that incorporates a novel full adder for improved efficiency. The proposed approach combines an X-NOR gate with the novel full adder to enhance performance and reduce power consumption compared to conventional designs. By integrating these components, we demonstrate the design of a 1-bit ALU, which is subsequently extended to an 8-bit ALU. The optimization results in reduced transistor count, lower power dissipation, and improved speed, making it suitable for low-power applications in modern electronic systems. The proposed ALU achieves efficient arithmetic and logical operations, offering a balance between power, area, and performance for advanced integrated circuits. Power optimization is achieved through the reduced transistor count of the full adder compared to traditional designs. Fewer transistors result in less power consumption during operation. Which contributes to creating a low-power, efficient ALU design that meets the demands of modern electronics where power efficiency, performance, and compactness are paramount. The use of advanced components like the proposed full adder and X-NOR gate makes it an innovative solution for future hardware design.

Copyright

Copyright © 2025 V.Priya darshini. This is an open access article distributed under the Creative Commons Attribution License.

Paper Details
Paper ID: IJPREMS50400051477
ISSN: 2321-9653
Publisher: ijprems
Page Navigation
  • Abstract
  • Copyright
About IJPREMS

The International Journal of Progressive Research in Engineering, Management and Science is a peer-reviewed, open access journal that publishes original research articles in engineering, management, and applied sciences.

Quick Links
  • Home
  • About Our Journal
  • Editorial Board
  • Publication Ethics
Contact Us
  • IJPREMS - International Journal of Progressive Research in Engineering Management and Science, motinagar, ujjain, Madhya Pradesh., india
  • Chat with us on WhatsApp: +91 909-885-5509
  • Email us: editor@ijprems.com
  • Sun-Sat: 9:00 AM - 9:00 PM

© 2025 International Journal of Progressive Research in Engineering, Management and Science. All Rights Reserved.

Terms & Conditions | Privacy Policy | Publication Ethics | Peer Review Process | Contact Us